# Design LD Driver

#### Design LD Driver with

- 1 12-bits binary counter I\_Out (Predefined value of I\_out is 2000)
- 1 11-bits binary counter Counter\_1000
- 2 External input(main input) SW\_ON, LD\_ON
- 1 Flip-Flop LD\_ON\_reg
- 1 Master Clock 100MHZ (period = 10ns)

#### Operation

/\*

However it is not efficient that storing 10e^6 decimal because it requires a lot of bits. Another way to count 10e^6 more efficient is design asynchronous counter. But in condition all register operates by master clock edge, it is not proper with given condition.

\*/

If SW\_ON=1, initiate the system operation by clearing I\_out and Counter\_1000 then If LD\_ON=1, start increasing I\_out by counting Counter\_1000.

```
If Counter_1000 == 11'd999, I_Out \leftarrow I_out+ 2
```

Else Counter\_1000 ← Counter\_1000+1'b1

I\_out increase linearly and time to fully increase is 10ms. when I\_out reaches 2000, stop increasing , keep its value before SW\_ON or LD\_ON change to 0.

If LD\_ON = 0, start decreasing I\_out value to twice about the rate of increase, and stop when I\_out becomes less equal than 1. (maintain the system switch on which means that remain the state on S2)

During increasing or decreasing, if LD\_ON switches to opposite value, increase or decrease value from that time and the rate of increase or decrease is same as before that we designated.

If SW\_ON = 0 after on any state except initial, change value of LD\_ON to 0 (For this reason, we need to declare reg type LD\_ON\_reg to store LD\_ON) and decrease I\_out

value to twice the rate of increase, finally stop the system. On this state, operation is independent of LD\_ON.

If SW\_ON=1, LD\_ON=0 on initial state, the operation cycle repeats by clearing I\_out and Counter\_1000.

If  $SW_ON = 0$  on initial state, the system remains in the initial state

## <u>States</u>

initial state :  $S_0$  increase I\_out :  $S_1$  decrease I\_out :  $S_2$  keep I\_out :  $S_3$ 

## State diagram



## Register Transfer Operation

```
S0: LD_ON_reg \leftarrow LD_ON
    if (SW_ON) then I_out \leftarrow 0, Counter_1000 \leftarrow 0
S1: if (SW_ON)
       then LD_ON_reg \leftarrow LD_ON
       if (LD_ON_reg)
         if(I_out < 2000)
            if(Counter_1000 == 999) then I_Out \leftarrow I_out+ 2, Counter_1000 \leftarrow 0
            else then Counter_1000 ← Counter_1000+ 1'b1
       else then Counter_1000 \leftarrow 0
    else then LD_ON_reg ← 1'b0
S2: if (SW_ON)
       then LD_ON_reg \leftarrow LD_ON
       if (LD_ON_reg) then Counter_1000 \leftarrow 0
       else
         if(I_out > 1)
            if(Counter_1000 == 499) then I_Out \leftarrow I_out-2, Counter_1000 \leftarrow 0
            else then Counter_1000 ← Counter_1000+ 1'b1
     else then LD_ON_reg \leftarrow 0
       if(I_out > 1)
          if(Counter_1000 == 499) then I_Out \leftarrow I_out-2, Counter_1000 \leftarrow 0
          else then Counter_1000 ← Counter_1000+ 1'b1
S3: if (SW_ON)
       then LD_ON_reg \leftarrow LD_ON
       if (LD_ON_reg = 0) then Counter_1000 \leftarrow 0
```



```
output reg [11:0] I_out
input SW_ON, LD_ON,
input CLK, Clrn
          reg [10.0] Counter_1000; //counter using for check 10ms
reg LD_ON_reg;
reg [1:0] pstate, nstate;
          //Encode the states parameter S0=2'b00, S1=2'b01, S2=2'b10, S3=2'b11
//state transition
always @fposedge CLK, negedge Clrn) begin
  if(~Clrn) begin
    pstate == 50.
    I_out == 12'b0;
    Counter_1000 == 11'b0;
                                                                                               S1:
begin
| if SW_ON) begin
| LD_ON_reg <= LD_ON;
if(LD_ON_reg) begin
| if I_out <= 12'd2000) begin
| if (Counter_1000 == 11'd999) begin
| I_out <= I_out <2'b10
| Counter_1000 <== 11'b0;
end</pre>
       always @(SW_ON, LD_ON_reg, pstate, I_out, Counter_1000) begin case(pstate)
                   setpsed:
setpsed:
S0:
begin
   if(SW_ON & LD_ON_reg) nstate == S1;
   else nstate == S0;
                   begin
  if(I_out >= 12'd2000) nstate <= S3;
  else begin
  if(SW_ON & LD_ON_reg) nstate <= S1;
  if else nstate <= S2;</pre>
                   if(I_out <= 1'd1) nstate <= S0;
else nstate <= S2;</pre>
                   S3:
begin
  if(SW_ON & LD_ON_reg) nstate <= S3;
  else nstate <= S2;</pre>
      end
endcase
end
```

#### Testbench

# RTL Simulation

### 1) Increasing I\_out



SW\_ON = 1 LD\_ON = 1 LD\_ON\_reg = 1

State : S1 (01)

I\_out increase in 2 unit time blocks

# 2) Keeping I\_out



 $SW_ON = 1$  $LD_ON = 1$ 

 $LD_ON_reg = 1$ 

State: S3 (11)

Keeping I\_out (from 10ms)

## 3) Decreasing I\_out



$$SW_ON = 1$$
  
 $LD_ON = 0$ 

$$LD_ON_reg = 0$$

I\_out decrease in 1 unit time block

## 4) Increasing I\_out again



$$SW_ON = 1$$

$$LD_ON = 1$$

$$LD_ON_reg = 1$$

I\_out increase in 2 unit time blocks again

## 5) Switching Off



$$SW_ON = 0$$

$$LD_ON = 1$$

$$LD_ON_reg = 0$$

State: S2 (10) (decreasing I\_out first)

I\_out decrease in 1 unit time block

## 6) After end of decreasing, system is on initial state



$$SW_ON = 0$$

$$LD_ON = 1$$

$$LD_ON_reg = 1$$

State: S0 (00) (initial state)

Stay on initial state

## 7) Restart



SW\_ON = 1 LD\_ON = 1 LD\_ON\_reg = 1 State : S1 (01)

I\_out increase in 2 unit time blocks